mirror of
				https://github.com/projectacrn/acrn-hypervisor.git
				synced 2025-10-31 01:09:28 +00:00 
			
		
		
		
	internal commit: 14ac2bc2299032fa6714d1fefa7cf0987b3e3085 Signed-off-by: Eddie Dong <eddie.dong@intel.com>
		
			
				
	
	
		
			207 lines
		
	
	
		
			5.7 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			207 lines
		
	
	
		
			5.7 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Copyright (C) 2018 Intel Corporation. All rights reserved.
 | |
|  *
 | |
|  * Redistribution and use in source and binary forms, with or without
 | |
|  * modification, are permitted provided that the following conditions
 | |
|  * are met:
 | |
|  *
 | |
|  *   * Redistributions of source code must retain the above copyright
 | |
|  *     notice, this list of conditions and the following disclaimer.
 | |
|  *   * Redistributions in binary form must reproduce the above copyright
 | |
|  *     notice, this list of conditions and the following disclaimer in
 | |
|  *     the documentation and/or other materials provided with the
 | |
|  *     distribution.
 | |
|  *   * Neither the name of Intel Corporation nor the names of its
 | |
|  *     contributors may be used to endorse or promote products derived
 | |
|  *     from this software without specific prior written permission.
 | |
|  *
 | |
|  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 | |
|  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 | |
|  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 | |
|  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 | |
|  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 | |
|  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 | |
|  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 | |
|  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 | |
|  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 | |
|  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 | |
|  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 | |
|  */
 | |
| 
 | |
| #include <hypervisor.h>
 | |
| #include <hv_lib.h>
 | |
| #include <acrn_common.h>
 | |
| #include <hv_arch.h>
 | |
| #include <schedule.h>
 | |
| #include <hv_debug.h>
 | |
| 
 | |
| bool x2apic_enabled;
 | |
| 
 | |
| static DEFINE_CPU_DATA(uint64_t[64], vmexit_cnt);
 | |
| static DEFINE_CPU_DATA(uint64_t[64], vmexit_time);
 | |
| 
 | |
| static void run_vcpu_pre_work(struct vcpu *vcpu)
 | |
| {
 | |
| 	unsigned long *pending_pre_work = &vcpu->pending_pre_work;
 | |
| 
 | |
| 	if (bitmap_test_and_clear(ACRN_VCPU_MMIO_COMPLETE, pending_pre_work))
 | |
| 		dm_emulate_mmio_post(vcpu);
 | |
| }
 | |
| 
 | |
| void vcpu_thread(struct vcpu *vcpu)
 | |
| {
 | |
| 	uint64_t vmexit_begin, vmexit_end;
 | |
| 	uint16_t exit_reason;
 | |
| 	uint64_t tsc_aux_hyp_cpu = vcpu->pcpu_id;
 | |
| 	struct vm_exit_dispatch *vmexit_hdlr;
 | |
| 	int ret = 0;
 | |
| 
 | |
| 	vmexit_begin = vmexit_end = exit_reason = 0;
 | |
| 	/* If vcpu is not launched, we need to do init_vmcs first */
 | |
| 	if (!vcpu->launched)
 | |
| 		init_vmcs(vcpu);
 | |
| 
 | |
| 	run_vcpu_pre_work(vcpu);
 | |
| 
 | |
| 	do {
 | |
| 		/* handling pending softirq */
 | |
| 		CPU_IRQ_ENABLE();
 | |
| 		exec_softirq();
 | |
| 		CPU_IRQ_DISABLE();
 | |
| 
 | |
| 		/* Check and process interrupts */
 | |
| 		acrn_do_intr_process(vcpu);
 | |
| 
 | |
| 		if (need_rescheduled(vcpu->pcpu_id)) {
 | |
| 			/*
 | |
| 			 * In extrem case, schedule() could return. Which
 | |
| 			 * means the vcpu resume happens before schedule()
 | |
| 			 * triggered by vcpu suspend. In this case, we need
 | |
| 			 * to do pre work and continue vcpu loop after
 | |
| 			 * schedule() is return.
 | |
| 			 */
 | |
| 			schedule();
 | |
| 			run_vcpu_pre_work(vcpu);
 | |
| 			continue;
 | |
| 		}
 | |
| 
 | |
| 		vmexit_end = rdtsc();
 | |
| 		if (vmexit_begin > 0)
 | |
| 			per_cpu(vmexit_time, vcpu->pcpu_id)[exit_reason]
 | |
| 				+= (vmexit_end - vmexit_begin);
 | |
| 		TRACE_2L(TRACE_VM_ENTER, 0, 0);
 | |
| 
 | |
| 		/* Restore guest TSC_AUX */
 | |
| 		if (vcpu->launched) {
 | |
| 			CPU_MSR_WRITE(MSR_IA32_TSC_AUX,
 | |
| 					vcpu->msr_tsc_aux_guest);
 | |
| 		}
 | |
| 
 | |
| 		ret = start_vcpu(vcpu);
 | |
| 		ASSERT(ret == 0, "vcpu resume failed");
 | |
| 
 | |
| 		vmexit_begin = rdtsc();
 | |
| 
 | |
| 		vcpu->arch_vcpu.nrexits++;
 | |
| 		/* Save guest TSC_AUX */
 | |
| 		CPU_MSR_READ(MSR_IA32_TSC_AUX, &vcpu->msr_tsc_aux_guest);
 | |
| 		/* Restore native TSC_AUX */
 | |
| 		CPU_MSR_WRITE(MSR_IA32_TSC_AUX, tsc_aux_hyp_cpu);
 | |
| 		ASSERT((int)get_cpu_id() == vcpu->pcpu_id, "");
 | |
| 
 | |
| 		/* Dispatch handler */
 | |
| 		vmexit_hdlr = vmexit_handler(vcpu);
 | |
| 		ASSERT(vmexit_hdlr != 0,
 | |
| 				"Unable to dispatch VM exit handler!");
 | |
| 
 | |
| 		exit_reason = vcpu->arch_vcpu.exit_reason & 0xFFFF;
 | |
| 		per_cpu(vmexit_cnt, vcpu->pcpu_id)[exit_reason]++;
 | |
| 		TRACE_2L(TRACE_VM_EXIT, exit_reason,
 | |
| 		vcpu->arch_vcpu.contexts[vcpu->arch_vcpu.cur_context].rip);
 | |
| 
 | |
| 		if (exit_reason == VMX_EXIT_REASON_EXTERNAL_INTERRUPT) {
 | |
| 			/* Handling external_interrupt
 | |
| 			 * should disable intr
 | |
| 			 */
 | |
| 			vmexit_hdlr->handler(vcpu);
 | |
| 		} else {
 | |
| 			CPU_IRQ_ENABLE();
 | |
| 			vmexit_hdlr->handler(vcpu);
 | |
| 			CPU_IRQ_DISABLE();
 | |
| 		}
 | |
| 	} while (1);
 | |
| }
 | |
| 
 | |
| static bool is_vm0_bsp(int pcpu_id)
 | |
| {
 | |
| 	struct vm_description *vm_desc = get_vm_desc(0);
 | |
| 
 | |
| 	ASSERT(vm_desc, "get vm desc failed");
 | |
| 	return pcpu_id == vm_desc->vm_hw_logical_core_ids[0];
 | |
| }
 | |
| 
 | |
| int hv_main(int cpu_id)
 | |
| {
 | |
| 	int ret = 0;
 | |
| 
 | |
| 	pr_info("%s, Starting common entry point for CPU %d",
 | |
| 			__func__, cpu_id);
 | |
| 	ASSERT(cpu_id < phy_cpu_num, "cpu_id out of range");
 | |
| 
 | |
| 	ASSERT((uint64_t) cpu_id == get_cpu_id(),
 | |
| 			"cpu_id/tsc_aux mismatch");
 | |
| 
 | |
| 	/* Check if virtualization extensions are supported */
 | |
| 	ret = check_vmx_support();
 | |
| 	ASSERT(ret == 0, "VMX not supported!");
 | |
| 
 | |
| 	/* Enable virtualization extensions */
 | |
| 	ret = exec_vmxon_instr();
 | |
| 	ASSERT(ret == 0, "Unable to enable VMX!");
 | |
| 
 | |
| 	/* X2APIC mode is disabled by default. */
 | |
| 	x2apic_enabled = false;
 | |
| 
 | |
| 	if (is_vm0_bsp(cpu_id))
 | |
| 		prepare_vm0();
 | |
| 
 | |
| 	default_idle();
 | |
| 
 | |
| 	return ret;
 | |
| }
 | |
| 
 | |
| int get_vmexit_profile(char *str, int str_max)
 | |
| {
 | |
| 	int cpu, i, len, size = str_max;
 | |
| 
 | |
| 	len = snprintf(str, size, "\r\nNow(us) = %16lld\r\n",
 | |
| 			TICKS_TO_US(rdtsc()));
 | |
| 	size -= len;
 | |
| 	str += len;
 | |
| 
 | |
| 	len = snprintf(str, size, "\r\nREASON");
 | |
| 	size -= len;
 | |
| 	str += len;
 | |
| 
 | |
| 	for (cpu = 0; cpu < phy_cpu_num; cpu++) {
 | |
| 		len = snprintf(str, size, "\t      CPU%d\t        US", cpu);
 | |
| 		size -= len;
 | |
| 		str += len;
 | |
| 	}
 | |
| 
 | |
| 	for (i = 0; i < 64; i++) {
 | |
| 		len = snprintf(str, size, "\r\n0x%x", i);
 | |
| 		size -= len;
 | |
| 		str += len;
 | |
| 		for (cpu = 0; cpu < phy_cpu_num; cpu++) {
 | |
| 			len = snprintf(str, size, "\t%10lld\t%10lld",
 | |
| 				per_cpu(vmexit_cnt, cpu)[i],
 | |
| 				TICKS_TO_US(per_cpu(vmexit_time, cpu)[i]));
 | |
| 			size -= len;
 | |
| 			str += len;
 | |
| 		}
 | |
| 	}
 | |
| 	snprintf(str, size, "\r\n");
 | |
| 	return 0;
 | |
| }
 |